Ultralow power complementary inverter circuits using axially doped p- and n-channel Si nanowire field effect transistors

Research output: Contribution to journalArticlepeer-review

6 Scopus citations

Abstract

We have successfully synthesized axially doped p- and n-type regions on a single Si nanowire (NW). Diodes and complementary metal-oxide-semiconductor (CMOS) inverter devices using single axial p- and n-channel Si NW field-effect transistors (FETs) were fabricated. We show that the threshold voltages of both p- and n-channel Si NW FETs can be lowered to nearly zero by effectively controlling the doping concentration. Because of the high performance of the p- and n-type Si NW channel FETs, especially with regard to the low threshold voltage, the fabricated NW CMOS inverters have a low operating voltage (<3 V) while maintaining a high voltage gain (∼6) and ultralow static power dissipation (≤0.3 pW) at an input voltage of ±3 V. This result offers a viable way for the fabrication of a high-performance high-density logic circuit using a low-temperature fabrication process, which makes it suitable for flexible electronics.

Original languageEnglish
Pages (from-to)12022-12028
Number of pages7
JournalNanoscale
Volume8
Issue number23
DOIs
StatePublished - 21 Jun 2016

Fingerprint

Dive into the research topics of 'Ultralow power complementary inverter circuits using axially doped p- and n-channel Si nanowire field effect transistors'. Together they form a unique fingerprint.

Cite this