Physics-based compact model for IIIV digital logic FETs including gate tunneling leakage and parasitic capacitance

Saeroonter Oh, H. S.Philip Wong

Research output: Contribution to journalArticlepeer-review

11 Scopus citations

Abstract

A physics-based compact model is developed for IIIV field-effect transistors for digital logic applications. Quasi-ballistic ratios, trapezoidal quantum-well subband energy levels, and 2-D source/drain influence on both electrostatics and capacitance are considered. Furthermore, gate tunneling leakage current and parasitic capacitance models are included. These latter effects are important in future technology logic applications, particularly in circuits such as high-density cache arrays. In this paper, we describe the IIIV compact model including the gate leakage current and parasitic capacitance analytical models. The efficacy of the compact model in a practical circuit environment is demonstrated using transient simulations of a 6T-static random access memory cell. In addition, we provide design guidelines for optimization of the intrinsic and the extrinsic structure with regard to the parasitic effects.

Original languageEnglish
Article number5737871
Pages (from-to)1068-1075
Number of pages8
JournalIEEE Transactions on Electron Devices
Volume58
Issue number4
DOIs
StatePublished - Apr 2011
Externally publishedYes

Keywords

  • Compact model
  • digital logic
  • gate tunneling leakage
  • IIIV compound semiconductor
  • IIIV field-effect transistor (FET)
  • parasitic capacitance

Fingerprint

Dive into the research topics of 'Physics-based compact model for IIIV digital logic FETs including gate tunneling leakage and parasitic capacitance'. Together they form a unique fingerprint.

Cite this