Skip to main navigation Skip to search Skip to main content

Full-CMOS 2-GHz WCDMA direct conversion transmitter and receiver

  • Kang Yoon Lee
  • , Seung Wook Lee
  • , Yido Koo
  • , Hyoung Ki Huh
  • , Hee Young Nam
  • , Jeong Woo Lee
  • , Joonbae Park
  • , Kyeongho Lee
  • , Deog Kyoon Jeong
  • , Wonchan Kim

Research output: Contribution to journalArticlepeer-review

Abstract

This paper presents a full-CMOS transmitter and receiver for 2.0-GHz wide-band code division multiple access with direct conversion mixers and a dc-offset cancellation scheme. The direct conversion scheme combined with a multiphase sampling fractional-N prescaler alleviates the problems of the direct conversion transmitter and receiver. Digital gain control is merged into the baseband filters and variable-gain amplifiers to optimize the linearity of the system, reduce the noise, and improve the sensitivity. Variable-gain amplifiers with dc-offset cancellation loop eliminate the dc-offset in each stage. The chip implemented in 0.35-μm CMOS technology shows the experimental results of 6 dBm maximum output power with 38-dB adjacent channel power rejection ratio at 1.92 MHz, 50-dB dynamic range, and 363-mW power consumption in the transmitter. The receiver shows -115.4 dBm sensitivity, a 4.0-dB noise figure, and a dynamic range of 80-dB with 396-mW power consumption.

Original languageEnglish
Pages (from-to)43-53
Number of pages11
JournalIEEE Journal of Solid-State Circuits
Volume38
Issue number1
DOIs
StatePublished - Jan 2003
Externally publishedYes

Keywords

  • Adjacent channel power rejection ratio (ACPR)
  • Dc-offset
  • Direct conversion
  • Fractional-N prescaler
  • Mixer
  • Receiver
  • Transmitter
  • Wide-band code-division multiple access (WCDMA)

Fingerprint

Dive into the research topics of 'Full-CMOS 2-GHz WCDMA direct conversion transmitter and receiver'. Together they form a unique fingerprint.

Cite this