Abstract
This paper presents low power frequency shift keying (FSK) transmitter using all digital PLL (ADPLL) for smart utility network (SUN). In order to operate at low-power and to integrate a small die area, the ADPLL is adopted in transmitter. The phase noise of the ADPLL is improved by using a fine resolution time to digital converter (TDC) and digitally controlled oscillator (DCO). The FSK transmitter is implemented in 0.18 μm 1-poly 6-metal CMOS technology. The die area of the transmitter including ADPLL is 3.5 mm2. The power consumption of the ADPLL is 12.43 mW. And, the power consumptions of the transmitter are 35.36 mW and 65.57 mW when the output power levels are -1.6 dBm and +12 dBm, respectively. Both of them are supplied by 1.8 V voltage source. The frequency resolution of the TDC is 2.7 ps. The effective DCO frequency resolution with the differential MOS varactor and sigma-delta modulator is 2.5 Hz. The phase noise of the ADPLL output at 1.8 GHz is -121.17 dBc/Hz with a 1 MHz offset.
| Original language | English |
|---|---|
| Pages (from-to) | 272-281 |
| Number of pages | 10 |
| Journal | Journal of Semiconductor Technology and Science |
| Volume | 13 |
| Issue number | 4 |
| DOIs | |
| State | Published - 2013 |
Keywords
- All-digital phaselocked loop (ADPLL)
- Digitally controlled oscillator (DCO)
- FSK
- Phase-interpolator
- Time amplifier
- Time-to-digital converter (TDC)
- Transmitter
- Two-step TDC
Fingerprint
Dive into the research topics of 'A 12 mW ADPLL based G/FSK transmitter for smart utility network in 0.18 μm CMOS'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver